Bit error notification and estimation in redundant successive-approximation ADC
Автор
Zakharchenko, S.
Humeniuk, R.
Захарченко, С. М.
Гуменюк, Р. С.
Дата
2020Metadata
Показати повну інформаціюCollections
- Наукові роботи каф. ОТ [746]
Анотації
The article is devoted to research on the possibilities to use redundant number systems for bit error notification in a successive-approximation
ADC during the main conversion mode. The transfer function of a successive-approximation ADC with a non-binary radix is analyzed. If the radix is less
than 2, not all possible code combinations appear on the converter output. The process of formation of unused combinations is investigated.
The relationship between the bit`s deviations and the list of unused combinations is established. The possibilities of estimating the bit error value without
interrupting the process of analog-to-digital conversion is considered.
URI:
http://ir.lib.vntu.edu.ua//handle/123456789/34082